Part Number Hot Search : 
C20DT 10R0J M2100 NDB610AE AC110 1H222 599MWO4C 15Q7Q
Product Description
Full Text Search
 

To Download AT93C56A Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Features
* Low-voltage and Standard-voltage Operation * * * * * * * *
- 2.7 (VCC = 2.7V to 5.5V) - 1.8 (VCC = 1.8V to 5.5V) User-selectable Internal Organization - 2K: 256 x 8 or 128 x 16 - 4K: 512 x 8 or 256 x 16 3-wire Serial Interface Sequential Read Operation 2 MHz Clock Rate (5V) Self-timed Write Cycle (10 ms Max) High Reliability - Endurance: 1 Million Write Cycles - Data Retention: 100 Years Automotive Grade, Extended Temperature, and Lead-free/Halogen-free Devices Available 8-lead PDIP, 8-lead JEDEC SOIC, 8-lead EIAJ SOIC, 8-lead MAP, 8-lead TSSOP, and 8-ball dBGA2TM Packages
3-wire Serial EEPROMs
2K (256 x 8 or 128 x 16) 4K (512 x 8 or 256 x 16)
Description
The AT93C56A/66A provides 2048/4096 bits of serial electrically erasable programmable read-only memory (EEPROM) organized as 128/256 words of 16 bits each when the ORG pin is connected to VCC and 256/512 words of 8 bits each when it is tied to ground. The device is optimized for use in many industrial and commercial applications where low-power and low-voltage operations are essential. The AT93C56A/66A is available in space-saving 8-lead PDIP, 8-lead JEDEC SOIC, 8-lead EIAJ SOIC, 8-lead MAP, 8-lead TSSOP, and 8-ball dBGA2TM packages.
AT93C56A AT93C66A
Advance Information
Pin Configurations
Pin Name CS SK DI DO GND VCC ORG DC Function Chip Select Serial Data Clock Serial Data Input Serial Data Output Ground Power Supply Internal Organization Don't Connect 8-lead MAP 8-lead PDIP 8-lead TSSOP
CS SK DI DO 1 2 3 4 8 7 6 5 VCC DC ORG GND
8-ball dBGA2
VCC DC ORG GND
8 7 6 5 1 2 3 4
8-lead SOIC
CS SK DI DO 1 2 3 4 8 7 6 5 VCC DC ORG GND
CS SK DI DO
Bottom View
VCC DC ORG GND
8 7 6 5
1 2 3 4
CS SK DI DO
CS SK DI DO
1 2 3 4
8 7 6 5
VCC DC ORG GND
Rev. 3378F-SEEPR-04/04
Bottom View
1
The AT93C56A/66A is enabled through the Chip Select pin (CS) and accessed via a 3-wire serial interface consisting of Data Input (DI), Data Output (DO), and Shift Clock (SK). Upon receiving a READ instruction at DI, the address is decoded and the data is clocked out serially on the data output pin DO. The WRITE cycle is completely selftimed and no separate ERASE cycle is required before WRITE. The WRITE cycle is only enabled when the part is in the ERASE/WRITE ENABLE state. When CS is brought "high" following the initiation of a WRITE cycle, the DO pin outputs the READY/BUSY status of the part. The AT93C56A/66A is available in 2.7V to 5.5V and 1.8V to 5.5V versions.
Absolute Maximum Ratings*
Operating Temperature......................................-55C to +125C Storage Temperature .........................................-65C to +150C Voltage on Any Pin with Respect to Ground ........................................ -1.0V to +7.0V Maximum Operating Voltage .......................................... 6.25V DC Output Current........................................................ 5.0 mA *NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability
Block Diagram
Note:
When the ORG pin is connected to VCC, the x 16 organization is selected. When it is connected to ground, the x 8 organization is selected. If the ORG pin is left unconnected and the application does not load the input beyond the capability of the internal 1 Meg ohm pullup, then the x 16 organization is selected. The feature is not available on the 1.8V devices.
2
3378F-SEEPR-04/04
Pin Capacitance(1)
Applicable over recommended operating range from T A = 25C, f = 1.0 MHz, VCC = +5.0V (unless otherwise noted).
Symbol COUT CIN Note: Test Conditions Output Capacitance (DO) Input Capacitance (CS, SK, DI) 1. This parameter is characterized and is not 100% tested. Max 5 5 Units pF pF Conditions VOUT = 0V VIN = 0V
DC Characteristics
Applicable over recommended operating range from: T AI = -40C to +85C, V CC = +1.8V to +5.5V, TAE = -40C to +125C, V CC = +1.8V to +5.5V (unless otherwise noted).
Symbol VCC1 VCC2 VCC3 ICC ISB1 ISB2 ISB3 IIL IOL VIL1(1) VIH1(1) VIL2(1) VIH2(1) VOL1 VOH1 VOL2 VOH2 Note: Parameter Supply Voltage Supply Voltage Supply Voltage READ at 1.0 MHz Supply Current Standby Current Standby Current Standby Current Input Leakage Output Leakage Input Low Voltage Input High Voltage Input Low Voltage Input High Voltage Output Low Voltage Output High Voltage Output Low Voltage Output High Voltage VCC = 5.0V VCC = 1.8V VCC = 2.7V VCC = 5.0V VIN = 0V to VCC VIN = 0V to VCC 2.7V VCC 5.5V 1.8V VCC 2.7V 2.7V VCC 5.5V 1.8V VCC 2.7V IOL = 2.1 mA IOH = -0.4 mA IOL = 0.15 mA IOH = -100 A VCC - 0.2 2.4 0.2 -0.6 2.0 -0.6 VCC x 0.7 WRITE at 1.0 MHz CS = 0V CS = 0V CS = 0V Test Condition Min 1.8 2.7 4.5 0.5 0.5 0 6.0 17 0.1 0.1 Typ Max 5.5 5.5 5.5 2.0 2.0 0.1 10.0 30 3.0 3.0 0.8 VCC + 1 VCC x 0.3 VCC + 1 0.4 Unit V V V mA mA A A A A A V V V V V V
1. VIL min and VIH max are reference only and are not tested.
3
3378F-SEEPR-04/04
AC Characteristics
Applicable over recommended operating range from T AI = -40C to + 85C, TAE = -40C to +125C, V CC = As Specified, CL = 1 TTL Gate and 100 pF (unless otherwise noted).
Symbol fSK Parameter SK Clock Frequency SK High Time SK Low Time Minimum CS Low Time CS Setup Time DI Setup Time CS Hold Time DI Hold Time Output Delay to "1" Output Delay to "0" CS to Status Valid CS to DO in High Impedance Write Cycle Time
(1)
Test Condition 4.5V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V Relative to SK Relative to SK Relative to SK Relative to SK AC Test AC Test AC Test AC Test CS = VIL 2.7V VCC 5.5V 1.8V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V 2.7V VCC 5.5V 1.8V VCC 5.5V
Min 0 0 0 250 1000 250 1000 250 1000 50 200 100 400 0 100 400
Typ
Max 2 1 0.25
Units MHz
tSKH tSKL tCS tCSS tDIS tCSH tDIH tPD1 tPD0 tSV tDF
ns ns ns ns ns ns ns 250 1000 250 1000 250 1000 150 400 10 ns ns ns ns ms ms Write Cycles
tWP Endurance
4.5V VCC 5.5V
0.1 1M
3
5.0V, 25C, Page Mode
Note:
1. This parameter is characterized and is not 100% tested.
4
3378F-SEEPR-04/04
Instruction Set for the AT93C56A and AT93C66A
Instruction READ EWEN ERASE WRITE ERAL SB 1 1 1 1 1 Op Code 10 00 11 01 00 Address x8 A8 - A 0 11XXXXXXX A8 - A 0 A8 - A 0 10XXXXXXX x 16 A7 - A0 11XXXXXX A7 - A0 A7 - A0 10XXXXXX D7 - D0 D15 - D0 x8 Data x 16 Comments Reads data stored in memory, at specified address. Write enable must precede all programming modes. Erases memory location An - A0. Writes memory location An - A0. Erases all memory locations. Valid only at V CC = 4.5V to 5.5V. D7 - D0 D15 - D0 Writes all memory locations. Valid only at V CC = 5.0V 10% and Disable Register cleared. Disables all programming instructions.
WRAL EWDS Note:
1 1
00 00
01XXXXXXX 00XXXXXXX
01XXXXXX 00XXXXXX
The X's in the address field represent don't care values and must be clocked.
Functional Description
The AT93C56A/66A is accessed via a simple and versatile 3-wire serial communication interface. Device operation is controlled by seven instructions issued by the host processor. A valid instruction starts with a rising edge of CS and consists of a Start Bit (logic "1") followed by the appropriate Op Code and the desired memory address location. READ (READ): The Read (READ) instruction contains the address code for the memory location to be read. After the instruction and address are decoded, data from the selected memory location is available at the serial output pin DO. Output data changes are synchronized with the rising edges of serial clock SK. It should be noted that a dummy bit (logic "0") precedes the 8- or 16-bit data output string. The AT93C56A/66A supports sequential read operations. The device will automatically increment the internal address pointer and clock out the next memory location as long as Chip Select (CS) is held high. In this case, the dummy bit (logic "0") will not be clocked out between memory locations, thus allowing for a continuous stream of data to be read. ERASE/WRITE (EWEN): To assure data integrity, the part automatically goes into the Erase/Write Disable (EWDS) state when power is first applied. An Erase/Write Enable (EWEN) instruction must be executed first before any programming instructions can be carried out. Please note that once in the EWEN state, programming remains enabled until an EWDS instruction is executed or VCC power is removed from the part. ERASE (ERASE): The Erase (ERASE) instruction programs all bits in the specified memory location to the logical "1" state. The self-timed erase cycle starts once the ERASE instruction and address are decoded. The DO pin outputs the READY/BUSY status of the part if CS is brought high after being kept low for a minimum of 250 ns (tCS). A logic "1" at pin DO indicates that the selected memory location has been erased, and the part is ready for another instruction.
5
3378F-SEEPR-04/04
WRITE (WRITE): The Write (WRITE) instruction contains the 8 or 16 bits of data to be written into the specified memory location. The self-timed programming cycle tWP starts after the last bit of data is received at serial data input pin DI. The DO pin outputs the READY/BUSY status of the part if CS is brought high after being kept low for a minimum of 250 ns (tCS). A logic "0" at DO indicates that programming is still in progress. A logic "1" indicates that the memory location at the specified address has been written with the data pattern contained in the instruction and the part is ready for further instructions. A READY/BUSY status cannot be obtained if the CS is brought high after the end of the self-timed programming cycle tWP. ERASE ALL (ERAL): The Erase All (ERAL) instruction programs every bit in the memory array to the logic "1" state and is primarily used for testing purposes. The DO pin outputs the READY/BUSY status of the part if CS is brought high after being kept low for a minimum of 250 ns (tCS). The ERAL instruction is valid only at VCC = 5.0V 10%. WRITE ALL (WRAL): The Write All (WRAL) instruction programs all memory locations with the data patterns specified in the instruction. The DO pin outputs the READY/BUSY status of the part if CS is brought high after being kept low for a minimum of 250 ns (tCS). The WRAL instruction is valid only at V CC = 5.0V 10%. ERASE/WRITE DISABLE (EWDS): To protect against accidental data disturb, the Erase/Write Disable (EWDS) instruction disables all programming modes and should be executed after all programming operations. The operation of the READ instruction is independent of both the EWEN and EWDS instructions and can be executed at any time.
Timing Diagrams
Synchronous Data Timing
Note:
1. This is the minimum SK period.
6
3378F-SEEPR-04/04
Organization Key for Timing Diagrams
AT93C56A (2K) I/O AN DN Notes: x8 A8
(1)
AT93C66A (4K) x8 A8 D7 x 16 A7 D15
x 16 A7
(2)
D7
D15
1. A8 is a DON'T CARE value, but the extra clock is required. 2. A7 is a DON'T CARE value, but the extra clock is required.
READ Timing
tCS
High Impedance
EWEN Timing
CS tCS
SK
DI
1
0
0
1
1
...
7
3378F-SEEPR-04/04
EWDS Timing
CS tCS
SK
DI
1
0
0
0
0
...
WRITE Timing
CS tCS
SK
DI
1
0
1
AN
...
A0
DN
...
D0
DO
HIGH IMPEDANCE
BUSY
READY
tWP
WRAL Timing(1)
CS tCS
SK
DI
1
0
0
0
1
...
DN
...
D0
O
HIGH IMPEDANCE
BUSY READY
tWP
Note: 1. Valid only at VCC = 4.5V to 5.5V.
8
3378F-SEEPR-04/04
ERASE Timing
tCS CS
CHECK STATUS STANDBY
SK
DI
1
1
1
AN AN-1 AN-2
...
A0 tSV tDF
HIGH IMPEDANCE READY
DO
HIGH IMPEDANCE
BUSY
tWP
ERAL Timing(1)
tCS CS
CHECK STATUS STANDBY
SK
DI
1
0
0
1
0 tSV tDF
HIGH IMPEDANCE READY
DO
HIGH IMPEDANCE
BUSY
tWP
Note:
1. Valid only at VCC = 4.5V to 5.5V.
9
3378F-SEEPR-04/04
AT93C56A Ordering Information
Ordering Code AT93C56A-10PI-2.7 AT93C56A-10SI-2.7 AT93C56AW-10SI-2.7 AT93C56A-10TI-2.7 AT93C56AU3-10UI-2.7 AT93C56AY1-10YI-2.7 AT93C56A-10PI-1.8 AT93C56A-10SI-1.8 AT93C56AW-10SI-1.8 AT93C56A-10TI-1.8 AT93C56AU3-10UI-1.8 AT93C56AY1-10YI-1.8 AT93C56A-10SU-2.7 AT93C56A-10SU-1.8 AT93C56A-10TU-2.7 AT93C56A-10TU-1.8 AT93C56A-10SQ-2.7 Package 8P3 8S1 8S2 8A2 8U3-1 8Y1 8P3 8S1 8S2 8A2 8U3-1 8Y1 8S1 8S1 8A2 8A2 8S1 Operation Range
Industrial Temperature (-40C to 85C)
Industrial Temperature (-40C to 85C)
Lead-free/Halogen-free/ Industrial Temperature (-40C to 85C) Lead-free/Halogen-free/ High Grade/Extended Temperature (-40C to 125C) High Grade/Extended Temperature (-40C to 125C)
AT93C56A-10SE-2.7 Note:
8S1
For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics table.
Package Type 8P3 8S1 8S2 8A2 8U3-1 8Y1 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) 8-lead, 0.200" Wide, Plastic Gull Wing Small Outline (EIAJ SOIC) 8-lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP) 8-ball, die Ball Grid Array Package (dBGA2) 8-lead, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-leaded, Miniature Array Package (MAP) Options -2.7 1.8 Low-voltage (2.7V to 5.5V) Low-voltage (1.8V to 5.5V)
10
3378F-SEEPR-04/04
AT93C66A Ordering Information
Ordering Code AT93C66A-10PI-2.7 AT93C66A-10SI-2.7 AT93C66AW-10SI-2.7 AT93C66A-10TI-2.7 AT93C66AU3-10UI-2.7 AT93C66AY1-10YI-2.7 AT93C66A-10PI-1.8 AT93C66A-10SI-1.8 AT93C66AW-10SI-1.8 AT93C66A-10TI-1.8 AT93C66AU3-10UI-1.8 AT93C66AY1-10YI-1.8 AT93C66A-10SU-2.7 AT93C66A-10SU-1.8 AT93C66A-10TU-2.7 AT93C66A-10TU-1.8 Package 8P3 8S1 8S2 8A2 8U3-1 8Y1 8P3 8S1 8S2 8A2 8U3-1 8Y1 8S1 8S1 8A2 8A2 8S1 AT93C66A-10SQ-2.7 AT93C66A-10SE-2.7 Note: 8S1 Operation Range
Industrial (-40C to 85C)
Industrial (-40C to 85C)
Lead-free/Halogen-free/ Industrial Temperature (-40C to 85C) Lead-free/Halogen-free/ High Grade/Extended Temperature (-40C to 125C) High Grade/Extended Temperature (-40C to 125C)
For 2.7V devices used in the 4.5V to 5.5V range, please refer to performance values in the AC and DC characteristics table.
Package Type 8P3 8S1 8S2 8A2 8U3-1 8Y1 8-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) 8-lead, 0.150" Wide, Plastic Gull Wing Small Outline (JEDEC SOIC) 8-lead, 0.200" Wide, Plastic Gull Wing Small Outline (EIAJ SOIC) 8-lead, 0.170" Wide, Thin Shrink Small Outline Package (TSSOP) 8-ball, die Ball Grid Array Package (dBGA2) 8-lead, 4.90 mm x 3.00 mm Body, Dual Footprint, Non-leaded, Miniature Array Package (MAP) Options -2.7 -1.8 Low-voltage (2.7V to 5.5V) Low-voltage (1.8V to 5.5V)
11
3378F-SEEPR-04/04
Packaging Information
8P3 - PDIP
E E1
1
N
Top View
c eA
End View
D e D1 A2 A
SYMBOL
COMMON DIMENSIONS (Unit of Measure = inches) MIN NOM MAX NOTE
A A2 b b2 b3 c D 0.115 0.014 0.045 0.030 0.008 0.355 0.005 0.300 0.240 0.310 0.250 0.100 BSC 0.300 BSC 0.115 0.130 0.130 0.018 0.060 0.039 0.010 0.365
0.210 0.195 0.022 0.070 0.045 0.014 0.400
2
5 6 6
3 3
b2 b3
4 PLCS
L
D1 E E1 e eA L
b
0.325 0.280
4 3
Side View
4 0.150 2
Notes:
1. This drawing is for general information only; refer to JEDEC Drawing MS-001, Variation BA for additional information. 2. Dimensions A and L are measured with the package seated in JEDEC seating plane Gauge GS-3. 3. D, D1 and E1 dimensions do not include mold Flash or protrusions. Mold Flash or protrusions shall not exceed 0.010 inch. 4. E and eA measured with the leads constrained to be perpendicular to datum. 5. Pointed or rounded lead tips are preferred to ease insertion. 6. b2 and b3 maximum dimensions do not include Dambar protrusions. Dambar protrusions shall not exceed 0.010 (0.25 mm).
01/09/02 2325 Orchard Parkway San Jose, CA 95131 TITLE 8P3, 8-lead, 0.300" Wide Body, Plastic Dual In-line Package (PDIP) DRAWING NO. 8P3 REV. B
R
12
3378F-SEEPR-04/04
8S1 - JEDEC SOIC
C
1
E
E1
N
L
Top View End View
e B A
SYMBOL COMMON DIMENSIONS (Unit of Measure = mm) MIN 1.35 0.10 0.31 0.17 4.80 3.81 5.79 NOM - - - - - - - 1.27 BSC 0.40 0 - - 1.27 8 MAX 1.75 0.25 0.51 0.25 5.00 3.99 6.20 NOTE
A1
A A1 b C
D
D E1 E
Side View
e L
Note: These drawings are for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc.
10/7/03 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TITLE 8S1, 8-lead (0.150" Wide Body), Plastic Gull Wing Small Outline (JEDEC SOIC) DRAWING NO. 8S1 REV. B
R
13
3378F-SEEPR-04/04
8S2 - EIAJ SOIC
C
1
E
E1
N
L
Top View
End View
e A
SYMBOL
b
COMMON DIMENSIONS (Unit of Measure = mm) MIN NOM MAX NOTE
A1
A A1 b C
1.70 0.05 0.35 0.15 5.13 5.18 7.70 0.51 0 1.27 BSC
2.16 0.25 0.48 0.35 5.35 5.40 8.26 0.85 8 4 2, 3 5 5
D
D E1 E L
Side View
e
Notes: 1. 2. 3. 4. 5.
This drawing is for general information only; refer to EIAJ Drawing EDR-7320 for additional information. Mismatch of the upper and lower dies and resin burrs are not included. It is recommended that upper and lower cavities be equal. If they are different, the larger dimension shall be regarded. Determines the true geometric position. Values b and C apply to pb/Sn solder plated terminal. The standard thickness of the solder layer shall be 0.010 +0.010/-0.005 mm.
10/7/03 2325 Orchard Parkway San Jose, CA 95131 TITLE 8S2, 8-lead, 0.209" Body, Plastic Small Outline Package (EIAJ) DRAWING NO.
R
8S2
REV. C
14
3378F-SEEPR-04/04
8A2 - TSSOP
3 21
Pin 1 indicator this corner
E1
E
L1
N L
Top View
End View
COMMON DIMENSIONS (Unit of Measure = mm) SYMBOL MIN 2.90 NOM 3.00 6.40 BSC 4.30 - 0.80 0.19 4.40 - 1.00 - 0.65 BSC 0.45 0.60 1.00 REF 0.75 4.50 1.20 1.05 0.30 4 3, 5 MAX 3.10 NOTE 2, 5
b
A
D E E1 A
e D
A2
A2 b e
Side View
L L1
Notes:
1. This drawing is for general information only. Refer to JEDEC Drawing MO-153, Variation AA, for proper dimensions, tolerances, datums, etc. 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006 in) per side. 3. Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010 in) per side. 4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm. 5. Dimension D and E1 to be determined at Datum Plane H. 5/30/02
R
2325 Orchard Parkway San Jose, CA 95131
TITLE 8A2, 8-lead, 4.4 mm Body, Plastic Thin Shrink Small Outline Package (TSSOP)
DRAWING NO. 8A2
REV. B
15
3378F-SEEPR-04/04
8U3-1 - dBGA2
E
D
1.
b
PIN 1 BALL PAD CORNER
A1 A2 A
Top View
PIN 1 BALL PAD CORNER
Side View
4
1 (d1)
2
3
d
8 e
7
6
5
COMMON DIMENSIONS (Unit of Measure = mm) (e1) SYMBOL MIN 0.71 0.10 0.40 0.20 NOM 0.81 0.15 0.45 0.25 1.50 BSC 2.00 BSC 0.50 BSC 0.25 REF 1.00 BSC 0.25 REF MAX 0.91 0.20 0.50 0.30 NOTE
Bottom View
8 SOLDER BALLS
A A1 A2 b
1. Dimension 'b' is measured at the maximum solder ball diameter. This drawing is for general information only.
D E e e1 d d1
6/24/03 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TITLE 8U3-1, 8-ball, 1.50 x 2.00 mm Body, 0.50 mm pitch, Small Die Ball Grid Array Package (dBGA2) DRAWING NO. PO8U3-1 REV. A
R
16
3378F-SEEPR-04/04
8Y1 - MAP
PIN 1 INDEX AREA
A 1 2 3 4
PIN 1 INDEX AREA
E1 D D1
L 8 E A1 b 7 6 5 e
Top View
End View
Bottom View
COMMON DIMENSIONS (Unit of Measure = mm)
SYMBOL
A
A A1
MIN - 0.00 4.70 2.80 0.85 0.85 0.25
NOM - - 4.90 3.00 1.00 1.00 0.30 0.65 TYP
MAX 0.90 0.05 5.10 3.20 1.15 1.15 0.35
NOTE
Side View
D E D1 E1 b e L
0.50
0.60
0.70
2/28/03 2325 Orchard Parkway San Jose, CA 95131 TITLE 8Y1, 8-lead (4.90 x 3.00 mm Body) MSOP Array Package (MAP) Y1 DRAWING NO. 8Y1 REV. C
R
17
3378F-SEEPR-04/04
Atmel Corporation
2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600
Atmel Operations
Memory
2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314
RF/Automotive
Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759
Regional Headquarters
Europe
Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500
Microcontrollers
2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314 La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60
Biometrics/Imaging/Hi-Rel MPU/ High Speed Converters/RF Datacom
Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80
Asia
Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369
ASIC/ASSP/Smart Cards
Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01 1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759 Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743
Japan
9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581
Literature Requests
www.atmel.com/literature
Disclaimer: Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibil for any ity errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time wit out notice, and h does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not auth orized for use as critical components in life support devices or systems.
(c) Atmel Corporation 2004. All rights reserved. Atmel(R) and combinations thereof, are the registered trademarks, and dBGATM is the trademark of Atmel Corporation or its subsidiaries. Other terms and product names may be the trademarks of others.
Printed on recycled paper.
3378F-SEEPR-04/04 xM


▲Up To Search▲   

 
Price & Availability of AT93C56A

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X